Record Details

Impact of substrate bias on p-MOSFET negative bias temperature instability

DSpace at IIT Bombay

View Archive Info
 
 
Field Value
 
Title Impact of substrate bias on p-MOSFET negative bias temperature instability
 
Creator BHARATH KUMAR, P
DALEI, TR
VARGHESE, D
SAHA, D
MAHAPATRA, S
ALAM, MA
 
Subject mosfet
hot carriers
impact ionisation
interface states
semiconductor device reliability
thermal stability
 
Description Negative Bias Temperature Instability(NBTI)of p-MOSFET is an important reliability issues for digital[1] as well as analog [2] CMOS circuits.Till date,characterization[3-9] and modelling [10-12] efforts to analyze NBTI machanism involve devices stressed eith zero substrate bias (VB).However,many circuits utilize nonzero VB to vary the device threshold voltage (VT),(e.g.for dual VT CMOS, standby leakage reduction,etc)[13-16].This paper aims to systematically study NBTI for VB>OV stress, which to the best of our knowledge has not been done so far.It is shown that NBTI increase for VB>OV stress.This is attributed to enhanced interface (NT)and bulk (NOT) trap generation due to impact ionization and hot-hole(HH)generation.The role of gate bias(VG),VB,temperature (T)and oxide thickness(TPHY) IS studied.This work would help all efforts in determining(i) reliability budget for any operating VB,(ii)proper choice of stress VB during accelerated aging tests,and (iii)suitable TCAD and SPICE models.
 
Publisher IEEE
 
Date 2009-01-05T06:15:52Z
2011-11-27T23:56:16Z
2011-12-15T09:58:28Z
2009-01-05T06:15:52Z
2011-11-27T23:56:16Z
2011-12-15T09:58:28Z
2005
 
Type Article
 
Identifier Proceedings of the 43rd Annual Reliability Physics Symposium, San Jose, USA, 17-21 April 2005, 700-701
0-7803-8803-8
http://hdl.handle.net/10054/541
http://dspace.library.iitb.ac.in/xmlui/handle/10054/541
 
Language en