Record Details

DSpace at IIT Bombay

View Archive Info
 

Metadata

 
Field Value
 
Title Optimization and realization of sub 100nm channel length lateral asymmetric channel P-MOSFETS
 
Names HEMKAR, M
VASI, J
RAO, VR
CHENG, B
WOO, JCS
Date Issued 2000 (iso8601)
Abstract Lateral Asymmetric Channel (LAC) p-MOSFETs with channel lengths down to 100 nm are optimized, fabricated and characterized as part of this study. We show, for the first time, the results of extensive experiments done on LAC p-MOSFETs, including the effect of tilt angle of V-T adjust implant, on the device performance. Both uniform and asymmetric devices are fabricated on the same wafer for more accurate comparison.
Genre Proceedings Paper
Identifier PROCEEDING OF THE TENTH INTERNATIONAL WORKSHOP ON THE PHYSICS OF SEMICONDUCTOR DEVICES, VOLS I AND II,3975,584-587