Record Details

DSpace at IIT Bombay

View Archive Info
 

Metadata

 
Field Value
 
Title Nitride engineering and the effect of interfaces on charge trap flash performance and reliability
 
Names SANDHYA, C
GANGULY, U
SINGH, KK
SINGH, PK
OLSEN, C
SEUTTER, SM
HUNG, R
CONTI, G
AHMED, K
KRISHNA, N
VASI, J
MAHAPATRA, S
Date Issued 2008 (iso8601)
Abstract The performance and reliability of charge trap flash with single and bi-layer Si-rich and N-rich nitride as the storage node is studied. Single layer devices show lower memory window and poor cycling endurance, and the underlying physical mechanisms for these issues are explained. An engineered trap layer consisting of Si-rich and N-rich nitride interfaced by a SiON barrier layer is proposed. The effect of varying the SiON interfacial layer position on memory window and reliability is investigated. Optimum bi-layer device shows higher memory window and negligible degradation due to cycling (at higher memory window) compared to single layer films. The role of SiON interface in improving the performance and reliability of bi-layer stacks is explained.
Genre Article
Topic Mis Devices
Identifier Proceedings of the IEEE International Reliability Physics Symposium, Phoenix, USA, 27 April-1 May 2008, 406-411.